

# Isolated, Half Bridge Gate Driver with Adjustable Dead Time, 4 A Output

**Data Sheet** 

# ADuM4221

### **FEATURES**

4 A peak current (<2  $\Omega$  R<sub>DSON x</sub>) 2.5 V to 6.5 V logic input voltage 4.5 V to 35 V output supply voltage UVLO V<sub>DD1</sub> positive going threshold: 2.5 V maximum Multiple UVLO options for VDDA and VDDB positive going threshold Grade A: 4.5 V maximum Grade B: 7.5 V maximum Grade C: 11.6 V maximum **Precise timing characteristics** 44 ns maximum propagation delay Adjustable dead time **CMOS input logic levels** High common-mode transient immunity: 150 kV/µs High junction temperature operation: 125°C **Default low output** Safety and regulatory approvals (pending) UL recognition per UL 1577 5700 V rms for 1 minute duration CSA Component Acceptance Notice 5A (pending) VDE certificate of conformity (pending)

**DIN V VDE V 0884-11**  $V_{IORM} = 849 V peak$ 

Increased creepage wide body, 16-lead SOIC\_IC

### **APPLICATIONS**

Rev. 0

Switching power supplies Isolated IGBT/MOSFET gate drives Industrial inverters Gallium nitride (GaN)/silicon carbide (SiC) compatible

<sup>1</sup> Protected by U.S. Patents 5,952,849; 6,873,065; 7,075,239. Other patents pending.

Document Feedback

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

### FUNCTIONAL BLOCK DIAGRAM



### **GENERAL DESCRIPTION**

The ADuM4221 is a 4 A isolated, half bridge gate driver that employs the Analog Devices, Inc., iCoupler® technology to provide independent and isolated high-side and low-side outputs. The ADuM4221 provides 5700 V rms isolation in the increased creepage wide body, 16-lead SOIC\_IC package. Combining high speed CMOS and monolithic transformer technology, these isolation components provide outstanding performance characteristics superior to the alternatives, such as the combination of pulse transformers and gate drivers.

The isolators operate with a logic input voltage ranging from 2.5 V to 6.5 V, providing compatibility with lower voltage systems. In comparison to gate drivers employing high voltage level translation methodologies, the ADuM4221 offers the benefit of true, galvanic isolation between the input and each output.

The ADuM4221 has a built in overlap protection and allows for dead time adjustment. A single resistor between the dead time pin (DT) and the GND<sub>1</sub> pin sets the dead time on the secondary side between the high-side and the low-side outputs.

An internal thermal shutdown (TSD) sets outputs low if the internal temperature on the ADuM4221 exceeds the TSD temperature. As a result, the ADuM4221 provides reliable control over the switching characteristics of the insulated gate bipolar transistor (IGBT)/metal-oxide semiconductor field effect transistor (MOSFET) configurations over a wide range of positive or negative switching voltages.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2020 Analog Devices, Inc. All rights reserved. **Technical Support** www.analog.com

## TABLE OF CONTENTS

| Features                                       |
|------------------------------------------------|
| Applications1                                  |
| Functional Block Diagram1                      |
| General Description                            |
| Revision History 2                             |
| Specifications                                 |
| Electrical Characteristics                     |
| Package Characteristics 4                      |
| Regulatory Information5                        |
| Insulation and Safety Related Specifications5  |
| DIN V VDE V 0884-11 (VDE V 0884-11) Insulation |
| Characteristics                                |
| Recommended Operating Conditions               |
| Absolute Maximum Ratings 7                     |
| Thermal Resistance                             |
| ESD Caution7                                   |
| Pin Configuration and Function Descriptions    |

| Typical Performance Characteristics        |
|--------------------------------------------|
| Theory of Operation13                      |
| Applications Information14                 |
| PCB Layout14                               |
| Propagation Delay-Related Parameters14     |
| Peak Current Rating14                      |
| Protection Features14                      |
| Output Load Characteristics14              |
| Adjustable Dead Time Control15             |
| Boot Strapped, Half Bridge Operation16     |
| Power Dissipation                          |
| DC Correctness and Magnetic Field Immunity |
| Insulation Lifetime18                      |
| Outline Dimensions                         |
| Ordering Guide                             |

### **REVISION HISTORY**

7/2020—Revision 0: Initial Version

## **SPECIFICATIONS**

### **ELECTRICAL CHARACTERISTICS**

Low-side voltages referenced to GND<sub>1</sub>, high-side voltages referenced to GND<sub>A</sub>, GND<sub>B</sub>, 2.5 V  $\leq$  V<sub>DD1</sub>  $\leq$  6.5 V, 4.5 V  $\leq$  V<sub>DDA</sub>, V<sub>DDB</sub>  $\leq$  35 V, and T<sub>1</sub> = -40°C to +125°C, unless otherwise noted. All minimum and maximum specifications apply over the entire recommended operating range, unless otherwise noted. All typical specifications are at T<sub>1</sub> = 25°C, V<sub>DD1</sub> = 5.0 V, and V<sub>DDA</sub> and V<sub>DDB</sub> = 15 V.

| Parameter                                                            | Symbol                              | Min                         | Тур   | Max                        | Unit | Test Conditions                                                   |
|----------------------------------------------------------------------|-------------------------------------|-----------------------------|-------|----------------------------|------|-------------------------------------------------------------------|
| DC SPECIFICATIONS                                                    |                                     |                             |       |                            |      |                                                                   |
| Logic Input Voltage                                                  | V <sub>DD1</sub>                    | 2.5                         |       | 6.5                        | V    |                                                                   |
| Output Supply Voltage                                                | V <sub>DDA</sub> , V <sub>DDB</sub> | 4.5                         |       | 35                         | V    |                                                                   |
| Input Supply Current, Quiescent                                      | I <sub>DD1 (Q)</sub>                |                             |       |                            |      |                                                                   |
| Input A High or Input B High                                         |                                     |                             | 7.2   | 10                         | mA   |                                                                   |
| Both Inputs Low                                                      |                                     |                             | 1.4   | 2.4                        | mA   |                                                                   |
| Output Supply Current, Per Channel,<br>Quiescent                     | I <sub>DD2</sub> (Q)                |                             |       |                            |      |                                                                   |
| Output Channel                                                       |                                     |                             |       |                            |      |                                                                   |
| High                                                                 |                                     |                             | 1.4   | 2.6                        | mA   |                                                                   |
| Low                                                                  |                                     |                             | 1.6   | 2.1                        | mA   |                                                                   |
| Input Currents                                                       | I <sub>IA</sub> , I <sub>IB</sub>   | -1                          | +0.01 | +1                         | μΑ   |                                                                   |
| Input Voltage                                                        |                                     |                             |       |                            |      |                                                                   |
| Input Threshold                                                      |                                     |                             |       |                            |      |                                                                   |
| Logic High                                                           | VIH                                 | $0.7 \times V_{\text{DD1}}$ |       |                            | V    | $2.5 \text{ V} \leq V_{\text{DD1}} \leq 5 \text{ V}$              |
|                                                                      |                                     | 3.5                         |       |                            | V    | $V_{DD1} > 5 V$                                                   |
| Logic Low                                                            | VIL                                 |                             |       | $0.3 	imes V_{\text{DD1}}$ | V    | $2.5 \text{ V} \leq V_{\text{DD1}} \leq 5 \text{ V}$              |
|                                                                      |                                     |                             |       | 1.5                        | V    | $V_{DD1} > 5 V$                                                   |
| Undervoltage Lockout (UVLO)                                          |                                     |                             |       |                            |      |                                                                   |
| VDD1 Positive Going Threshold                                        | $V_{\text{VDD1UV}+}$                |                             | 2.45  | 2.5                        | V    |                                                                   |
| VDD1 Negative Going Threshold                                        | VVDD1UV-                            | 2.3                         | 2.35  |                            | V    |                                                                   |
| VDD1 Hysteresis                                                      | <b>V</b> VDD1UVH                    |                             | 0.1   |                            | V    |                                                                   |
| $V_{\text{DDA}}$ and $V_{\text{DDB}}$ Positive Going Threshold       | V <sub>VDDAUV+</sub> ,              |                             | 4.4   | 4.5                        | V    | Grade A                                                           |
|                                                                      | VVDDBUV+                            |                             | 7.3   | 7.5                        | V    | Grade B                                                           |
|                                                                      |                                     |                             | 11.3  | 11.6                       | V    | Grade C                                                           |
| VDDA and VDDB Negative Going Threshold                               | VVDDAUV-,                           | 4.1                         | 4.2   |                            | V    | Grade A                                                           |
|                                                                      | VVDDBUV-                            | 6.9                         | 7.1   |                            | V    | Grade B                                                           |
|                                                                      |                                     | 10.8                        | 11.1  |                            | V    | Grade C                                                           |
| VDDA and VDDB Hysteresis                                             | V <sub>VDDAUVH</sub> ,              |                             | 0.2   |                            | V    | Grade A                                                           |
|                                                                      | V <sub>VDDBUVH</sub>                |                             | 0.2   |                            | V    | Grade B                                                           |
|                                                                      |                                     |                             | 0.2   |                            | V    | Grade C                                                           |
| TSD                                                                  |                                     |                             |       |                            |      |                                                                   |
| Positive Edge                                                        | T <sub>TSD_POS</sub>                |                             | 155   |                            | °C   |                                                                   |
| Hysteresis                                                           | T <sub>TSD_HYST</sub>               |                             | 30    |                            | °C   |                                                                   |
| Drive Strength                                                       |                                     |                             |       |                            |      |                                                                   |
| Pull-Down Negative Metal Oxide<br>Semiconductor (NMOS) On Resistance | Rdson_n                             |                             | 0.6   | 1.6                        | Ω    | Tested at 250 mA, $V_{DDx} = 15 V$                                |
|                                                                      |                                     |                             | 0.6   | 1.6                        | Ω    | Tested at 1 A, V <sub>DDx</sub> = 15 V                            |
| Pull-Up Positive Metal Oxide<br>Semiconductor (PMOS) On Resistance   | Rdson_p                             |                             | 0.8   | 1.8                        | Ω    | Tested at 250 mA, $V_{DDx} = 15 V$                                |
|                                                                      |                                     |                             | 0.8   | 1.8                        | Ω    | Tested at 1 A, $V_{DDx} = 15 V$                                   |
| Peak Current                                                         | PEAK                                |                             | 4     |                            | А    | $V_{DDA}, V_{DDB} = 15 \text{ V}, 2 \Omega \text{ gate resistar}$ |

## ADuM4221

| Parameter                                | Symbol                         | Min  | Тур  | Мах  | Unit | Test Conditions                                                                                                                                                  |
|------------------------------------------|--------------------------------|------|------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SWITCHING SPECIFICATIONS                 |                                |      |      |      |      |                                                                                                                                                                  |
| Pulse Width                              |                                | 50   |      |      | ns   | Load capacitance ( $C_L$ ) = 2.2 nF,<br>V <sub>DD1</sub> = 5 V, V <sub>DDA</sub> and V <sub>DDB</sub> = 15 V,<br>external gate resistor ( $R_G$ ) = 5.1 $\Omega$ |
| Propagation Delay <sup>1</sup>           |                                |      |      |      |      | $C_L$ = 2.2 nF, $V_{DD1}$ = 5 V, $V_{DDA}$ and                                                                                                                   |
| Rising Edge                              | t <sub>DLH</sub>               | 19   | 25   | 33   | ns   | $V_{\text{DDB}} = 15 \text{ V}$ , and $R_{\text{G}} = 5.1 \Omega$                                                                                                |
| Falling Edge                             | <b>t</b> <sub>DHL</sub>        | 21   | 30   | 44   | ns   |                                                                                                                                                                  |
| Time to Disable                          | t <sub>DIS</sub>               | 21   | 25   | 44   | ns   |                                                                                                                                                                  |
| Time to Enable                           | t <sub>EN</sub>                | 19   | 25   | 33   | ns   |                                                                                                                                                                  |
| Delay Skew <sup>2</sup>                  | t <sub>РSK</sub>               |      |      | 22   | ns   | $C_L = 2.2 \text{ nF}, R_G = 5.1 \Omega$                                                                                                                         |
| Pulse Width Distortion                   | <b>t</b> pwd                   |      | 5    | 16   | ns   | $C_L = 2.2 \text{ nF}, V_{DD1} = 5 \text{ V}, V_{DDA} \text{ and} \\ V_{DDB} = 15 \text{ V}, R_G = 5.1 \Omega$                                                   |
| Channel to Channel Matching <sup>3</sup> | <b>t</b> pskcd                 |      | 1.5  | 10   | ns   | $C_L = 2.2 \text{ nF}, V_{DD1} = 5 \text{ V}, V_{DDA} \text{ and}$<br>$V_{DDB} = 15 \text{ V}, \text{ see Figure 19}$                                            |
| Output Rise and Fall Time (10% to 90%)   | t <sub>R</sub> /t <sub>F</sub> | 14   | 25   | 34   | ns   | $C_L = 2.2 \text{ nF}, V_{DD1} = 5 \text{ V}, V_{DDA} \text{ and}$ $V_{DDB} = 15 \text{ V}, R_G = 5.1 \Omega, \text{ see Figure 26}$                             |
| Adjustable Dead Time                     | DT                             |      |      |      |      | $C_L = 2.2 \text{ nF}, V_{DD1} = 5 \text{ V}, V_{DDA} \text{ and} \\ V_{DDB} = 15 \text{ V}, R_G = 5.1 \Omega$                                                   |
|                                          |                                | 1809 | 2320 | 2831 | ns   | Dead time resistor ( $R_{DT}$ ) = 500 k $\Omega$                                                                                                                 |
|                                          |                                | 742  | 938  | 1135 | ns   | $R_{DT} = 200 \ k\Omega$                                                                                                                                         |
|                                          |                                | 48   | 62   | 76   | ns   | $R_{DT} = 10 \ k\Omega$                                                                                                                                          |

<sup>1</sup> t<sub>DLH</sub> propagation delay is measured from the time of the input rising logic high threshold, V<sub>IH</sub>, to the output rising 10% level of the V<sub>Ox</sub> signal. t<sub>DHL</sub> propagation delay is measured from the input falling logic low threshold, V<sub>IL</sub>, to the output falling 90% threshold of the V<sub>Ox</sub> signal. See Figure 26 for the waveforms of the propagation delay parameters.

<sup>2</sup> t<sub>FSK</sub> is the magnitude of the worst case difference in t<sub>DLH</sub> and/or t<sub>DHL</sub> that is measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions. See Figure 26 for the waveforms of the propagation delay parameters.

<sup>3</sup> Channel to channel matching is the absolute value of the difference in propagation delays between two channels on a single device.

### PACKAGE CHARACTERISTICS

| Table | 2. |
|-------|----|
|-------|----|

| Parameter                                  | Symbol | Min | Тур              | Max | Unit | Test Conditions/Comments                            |
|--------------------------------------------|--------|-----|------------------|-----|------|-----------------------------------------------------|
| Resistance (Input to Output) <sup>1</sup>  | RI-0   |     | 10 <sup>13</sup> |     | Ω    |                                                     |
| Capacitance (Input to Output) <sup>1</sup> | CI-O   |     | 2.2              |     | рF   | f = 1 MHz                                           |
| Input Capacitance <sup>2</sup>             | Cı     |     | 4.0              |     | рF   |                                                     |
| IC Junction to Ambient Thermal Resistance  | θ」Α    |     | 45               |     | °C/W | Thermocouple located at center of package underside |

<sup>1</sup> The device is considered a 2-terminal device: Pin 1 through Pin 8 are shorted together, and Pin 9 through Pin 16 are shorted together.

<sup>2</sup> Input capacitance is from any input data pin to ground.

### **REGULATORY INFORMATION**

The ADuM4221 is pending approval by the organizations listed in Table 3.

#### Table 3.

| UL (Pending)                                                        | CSA (Pending)                                                                | VDE (Pending)                                                                    | CQC (Pending)                                   |
|---------------------------------------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-------------------------------------------------|
| Recognized Under 1577 Component<br>Recognition Program <sup>1</sup> | Approved under CSA Component<br>Acceptance Notice 5A                         | Certified according to DIN VDE V<br>0884-11 (VDE V 0884-11):2017-01 <sup>2</sup> | Certified by<br>CQC11-471543-2012               |
| Single Protection, 5700 V rms<br>Isolation Voltage                  | IEC 62368, Third Edition                                                     | Basic insulation, 900 V peak,<br>V <sub>IOSM</sub> = 9850 V peak                 | GB4943.1-2011                                   |
|                                                                     | Basic insulation at 830 V rms<br>(1173 V peak)                               | Reinforced insulation, 849 V peak,<br>V <sub>IOSM</sub> = 8000 V peak            | Basic insulation at<br>800 V rms (1131 V peak)  |
|                                                                     | Reinforced insulation at 415 V rms<br>(586 V peak)                           |                                                                                  | Reinforced insulation at 400 V rms (565 V peak) |
|                                                                     | IEC 60601-1, Edition 3.1                                                     |                                                                                  |                                                 |
|                                                                     | Reinforced insulation (2 MOPP),<br>250 V rms (353V peak)                     |                                                                                  |                                                 |
|                                                                     | CSA 61010-1-12 and IEC 61010-1,<br>Third Edition                             |                                                                                  |                                                 |
|                                                                     | Basic insulation at 300 V rms mains,<br>800 V secondary (1089 V peak)        |                                                                                  |                                                 |
|                                                                     | Reinforced insulation at<br>300 V rms mains,<br>400 V secondary (565 V peak) |                                                                                  |                                                 |
| File E214100                                                        | File 205078                                                                  | File 2471900-4880-0003                                                           | File (pending)                                  |

<sup>1</sup> In accordance with UL 1577, each ADuM4221 is proof tested by applying an insulation test voltage  $\geq$  6840 V rms for 1 sec.

<sup>2</sup> In accordance with DIN VDE V 0884-11, each ADuM4221 is proof tested by applying an insulation test voltage  $\geq$  1592 V peak for 1 sec (partial discharge detection limit = 5 pC). The \* marking branded on the component designates DIN VDE V 0884-11 approval.

### INSULATION AND SAFETY RELATED SPECIFICATIONS

#### Table 4.

| Parameter                                                                           | Symbol  | Value | Unit  | Test Conditions/Comments                                                                                                         |
|-------------------------------------------------------------------------------------|---------|-------|-------|----------------------------------------------------------------------------------------------------------------------------------|
| Rated Dielectric Insulation Voltage                                                 |         | 5700  | V rms | 1-minute duration                                                                                                                |
| Minimum External Air Gap (Clearance)                                                | L (I01) | 8.3   | mm    | Measured from input terminals to output terminals, shortest distance through air                                                 |
| Minimum External Tracking (Creepage)                                                | L (102) | 8.3   | mm    | Measured from input terminals to output<br>terminals, shortest distance path along body                                          |
| Minimum Clearance in the Plane of the Printed Circuit<br>Board, PCB (PCB Clearance) | L (PCB) | 8.3   | mm    | Measured from input terminals to output<br>terminals, shortest distance through air,<br>line of sight, in the PCB mounting plane |
| Minimum Internal Gap (Internal Clearance)                                           |         | 25.5  | μm    | Insulation distance through insulation                                                                                           |
| Tracking Resistance (Comparative Tracking Index)                                    | CTI     | >600  | V     | DIN IEC 112/VDE 0303 Part 1                                                                                                      |
| Material Group                                                                      |         | 1     |       | Material Group (DIN VDE 0110, 1/89, Table 1)                                                                                     |

### DIN V VDE V 0884-11 (VDE V 0884-11) INSULATION CHARACTERISTICS

This isolator is suitable for reinforced isolation only within the safety limit data. Protective circuits ensure maintenance of the safety data.

#### Table 5. VDE Characteristics

| Description                                                 | Test Conditions/Comments                                                                                                                                                                                               | Symbol              | Characteristic | Unit   |
|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------|--------|
| Installation Classification per DIN VDE 0110                |                                                                                                                                                                                                                        |                     |                |        |
| For Rated Mains Voltage ≤ 150 V rms                         |                                                                                                                                                                                                                        |                     | l to IV        |        |
| For Rated Mains Voltage ≤ 300 V rms                         |                                                                                                                                                                                                                        |                     | l to IV        |        |
| For Rated Mains Voltage ≤ 600 V rms                         |                                                                                                                                                                                                                        |                     | l to IV        |        |
| Climatic Classification                                     |                                                                                                                                                                                                                        |                     | 40/105/21      |        |
| Pollution Degree per DIN VDE 0110, Table 1                  |                                                                                                                                                                                                                        |                     | 2              |        |
| Maximum Repetitive Peak Isolation Voltage                   |                                                                                                                                                                                                                        | VIORM               | 849            | V peak |
| Input to Output Test Voltage, Method B1                     | $\label{eq:VIORM} \begin{split} V_{\text{IORM}} \times 1.875 = V_{\text{pd}(\text{m})}, 100\% \text{ production test}, \\ t_{\text{ini}} = t_{\text{m}} = 1 \text{ sec, partial discharge} < 5 \text{ pC} \end{split}$ | V <sub>pd (m)</sub> | 1592           | V peak |
| Input to Output Test Voltage, Method A                      |                                                                                                                                                                                                                        | V <sub>pd (m)</sub> |                |        |
| After Environmental Tests Subgroup 1                        | $\label{eq:V_IORM} \begin{split} V_{\text{IORM}} \times 1.5 = V_{\text{pd}(\text{m})},  t_{\text{ini}} = 60 \; \text{sec},  t_{\text{m}} = 10 \; \text{sec}, \\ \text{partial discharge} < 5 \; \text{pC} \end{split}$ |                     | 1274           | V peak |
| After Input and/or Safety Test Subgroup 2<br>and Subgroup 3 | $V_{\text{IORM}} \times 1.2 = V_{\text{pd}(\text{m})}, t_{\text{ini}} = 60 \text{ sec, } t_{\text{m}} = 10 \text{ sec,}$ partial discharge < 5 pC                                                                      |                     | 1019           | V peak |
| Maximum Rated Transient Isolation Voltage                   |                                                                                                                                                                                                                        | VIOTM               | 8000           | V peak |
| Surge Isolation Voltage                                     |                                                                                                                                                                                                                        | VIOSM               |                |        |
| Basic                                                       | V peak = 12.8 kV, 1.2 $\mu$ s rise time, 50 $\mu$ s, 50% fall time                                                                                                                                                     |                     | 9850           | V peak |
| Reinforced                                                  | V peak = 12.8 kV, 1.2 $\mu$ s rise time, 50 $\mu$ s, 50% fall time                                                                                                                                                     |                     | 8000           | V peak |
| Safety Limiting Values                                      | Maximum value allowed in the event of a failure (see Figure 2)                                                                                                                                                         |                     |                |        |
| Maximum Junction Temperature                                |                                                                                                                                                                                                                        | Ts                  | 150            | °C     |
| Total Power Dissipation at 25°C                             |                                                                                                                                                                                                                        | Ps                  | 2.77           | W      |
| Insulation Resistance at Ts                                 | V <sub>IO</sub> = 500 V                                                                                                                                                                                                | Rs                  | >109           | Ω      |



#### Figure 2. Thermal Derating Curve, Dependence of Safety Limiting Values on Case Temperature, per DIN V VDE V 0884-11

### **RECOMMENDED OPERATING CONDITIONS**

| Parameter                      | Value                    |
|--------------------------------|--------------------------|
| TJ                             | -40°C to +125°C          |
| Supply Voltages                |                          |
| V <sub>DD1</sub> <sup>1</sup>  | 2.5 V to 6.5 V           |
| $V_{DDA}$ and $V_{DDB}^2$      | 4.5 V to 35 V            |
| Common-Mode Transient Immunity |                          |
| Static <sup>3</sup>            | –150 kV/μs to +150 kV/μs |
| Dynamic⁴                       | –150 kV/μs to +150 kV/μs |
| Dead Time Resistor Range       | 10 kΩ to 500 kΩ          |

<sup>1</sup>Referenced to GND<sub>1</sub>.

<sup>2</sup>Referenced to GND<sub>A</sub>,GND<sub>B</sub>.

 $^3$  Static common-mode transient immunity is defined as the largest dv/dt between GND<sub>1</sub> and GND<sub>A</sub> and GND<sub>B</sub> with the inputs held either high or low such that the output voltage remains either above  $0.8 \times V_{\text{DDA}}$  and  $V_{\text{DDB}}$  for output high or 0.8 V for output low. Operation with transients above recommended levels can cause momentary data upsets.

<sup>4</sup> Dynamic common-mode transient immunity is defined as the largest dv/dt between GND<sub>1</sub> and GND<sub>A</sub> and GND<sub>B</sub> with the switching edge coincident with the transient test pulse. Operation with transients above recommended levels can cause momentary data upsets.

## **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25^{\circ}C$ , unless otherwise noted.

#### Table 7.

| Parameter                                                                | Rating                             |
|--------------------------------------------------------------------------|------------------------------------|
| Voltage Ranges                                                           |                                    |
| Supply                                                                   |                                    |
| V <sub>DD1</sub>                                                         | –0.2 V to +7 V                     |
| V <sub>DDA</sub> and V <sub>DDB</sub>                                    | –0.3 V to +40 V                    |
| Input <sup>1</sup> (V <sub>IA</sub> , V <sub>IB</sub> , and DISABLE)     | –0.3 V to +7 V                     |
| Output <sup>2</sup>                                                      |                                    |
| Voa                                                                      | -0.3 V to V <sub>DDA</sub> + 0.3 V |
| V <sub>OB</sub>                                                          | -0.3 V to V <sub>DDB</sub> + 0.3 V |
| V <sub>OA</sub> Transient for 200 ns                                     | -2 V to V <sub>DDA</sub> + 0.3 V   |
| Vob Transient for 200 ns                                                 | -2 V to V <sub>DDB</sub> + 0.3 V   |
| Temperature Range                                                        |                                    |
| Storage (T <sub>ST</sub> )                                               | –55°C to +150°C                    |
| T,                                                                       | -40°C to +125°C                    |
| Common-Mode Transients <sup>3</sup> (CM <sub>H</sub> , CM <sub>L</sub> ) | –200 kV/µs to                      |
|                                                                          | +200 kV/μs                         |

 $^1$  Rating assumes  $V_{\text{DD1}}$  is above 2.5 V.  $V_{\text{IA}}$  and  $V_{\text{IB}}$  are rated up to 6.5 V when  $V_{\text{DD1}}$  is unpowered.

 $^{\rm 2}$  Referenced to GND<sub>2</sub>, maximum of 40 V.

<sup>3</sup> Refers to common-mode transients across the insulation barrier. Commonmode transients exceeding the absolute maximum rating can cause latch-up or permanent damage.

### Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

### THERMAL RESISTANCE

Thermal performance is directly linked to the PCB design and operating environment. Careful attention to PCB thermal design is required.

 $\theta_{JA}$  is the junction to ambient thermal resistance, and  $\Psi_{JT}$  is the junction to top characterization parameter.

#### Table 8. Thermal Resistance

| Package Type <sup>1</sup> | θ <sub>JA</sub> | Ψπ    | Unit |
|---------------------------|-----------------|-------|------|
| RI-16-2                   | 45              | 16.67 | °C/W |

<sup>1</sup> 4-layer PCB.

### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### Table 9. Maximum Continuous Working Voltage1

| Parameter                    | Rating | Unit   | Constraint                                                                                                                     |
|------------------------------|--------|--------|--------------------------------------------------------------------------------------------------------------------------------|
| AC Voltage                   |        |        |                                                                                                                                |
| Bipolar Waveform             |        |        |                                                                                                                                |
| <b>Basic Insulation</b>      | 900    | V peak | 20 year minimum insulation lifetime per VDE-0884-11                                                                            |
| <b>Reinforced Insulation</b> | 849    | V peak | 20 year minimum insulation lifetime per VDE-0884-11                                                                            |
| DC Voltage                   |        |        |                                                                                                                                |
| Basic Insulation             | 1660   | V peak | Lifetime limited by package creepage maximum approved working voltage per IEC 60664-1,<br>Pollution Degree 2, Material Group I |
| Reinforced Insulation        | 830    | V peak | Lifetime limited by package creepage maximum approved working voltage per IEC 60664-1,<br>Pollution Degree 2, Material Group I |

<sup>1</sup> Refers to the continuous voltage magnitude imposed across the isolation barrier. See the Insulation Lifetime section for more details.

## **PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



### Table 10. Pin Function Descriptions

| Pin No. <sup>1</sup> | Mnemonic         | Description                                                                                                                  |
|----------------------|------------------|------------------------------------------------------------------------------------------------------------------------------|
| 1                    | VIA              | Logic Input A.                                                                                                               |
| 2                    | VIB              | Logic Input B.                                                                                                               |
| 3, 8                 | V <sub>DD1</sub> | Input Supply Voltage.                                                                                                        |
| 4                    | GND <sub>1</sub> | Ground Reference for Input Logic Signals.                                                                                    |
| 5                    | DISABLE          | Input Disable. The DISABLE pin disables the isolator inputs and refresh circuits.                                            |
| 6                    | DT               | Dead Time Control Input. The resistor connected from the DT pin to ground sets the dead time between the output transitions. |
| 7, 12, 13            | NC               | No Connect. Do not connect to these pins.                                                                                    |
| 9                    | GNDB             | Ground Reference for Output B.                                                                                               |
| 10                   | Vob              | Output B.                                                                                                                    |
| 11                   | V <sub>DDB</sub> | Output B Supply Voltage.                                                                                                     |
| 14                   | GNDA             | Ground Reference for Output A.                                                                                               |
| 15                   | Voa              | Output A.                                                                                                                    |
| 16                   | Vdda             | Output A Supply Voltage.                                                                                                     |

 $^1$  Pin 3 and Pin 8 are internally connected. Connecting both the  $V_{\text{DD1}}$  pins to the  $V_{\text{DD1}}$  input supply is recommended.

| Table 11. Truth Table (Positive Logic with Dead Time | :) |
|------------------------------------------------------|----|
|------------------------------------------------------|----|

| DISABLE <sup>1</sup> | V <sub>IA</sub> Input <sup>1</sup> | V <sub>IB</sub> Input <sup>1</sup> | V <sub>DD1</sub> State | VDDA and VDDB State | Voa Output | Vob Output | Notes                                                           |  |
|----------------------|------------------------------------|------------------------------------|------------------------|---------------------|------------|------------|-----------------------------------------------------------------|--|
| Low                  | Low                                | Low                                | Powered                | Powered             | Low        | Low        | Output transition begins after dead time expires                |  |
| Low                  | Low                                | High                               | Powered                | Powered             | Low        | High       | Output transition begins after dead time expires                |  |
| Low                  | High                               | Low                                | Powered                | Powered             | High       | Low        | Output transition begins after dead time expires                |  |
| Low                  | High                               | High                               | Powered                | Powered             | Low        | Low        | Output transition begins after dead time expires                |  |
| High                 | Х                                  | Х                                  | Powered                | Powered             | Low        | Low        | Device is disabled                                              |  |
| Х                    | х                                  | х                                  | Unpowered              | Powered             | Low        | Low        | Output returns to input state after $V_{DD1}$ power restoration |  |
| Х                    | Х                                  | Х                                  | Powered                | Unpowered           | Low        | Low        | Output remains low                                              |  |

<sup>1</sup> X means don't care.

## **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 4. Output Waveform for 2 nF Load and 3.9 Ω Series Gate Resistor with 15 V Output Supply



Figure 5. Output Waveform for 2 nF Load and 0  $\Omega$  Series Gate Resistor with 15 V Output Supply



Figure 6. Dead Time Operation Between Input and Output with 50 k $\Omega$ Dead Time Resistor



Figure 7. Dead Time Operation Between Input and Output with 200 k  $\Omega$  Dead Time Resistor and One Input Held High



Figure 8. Typical  $V_{DD1}$  Delay to Output Waveform,  $V_{Ix} = V_{DD1}$ 



Figure 9. Typical  $V_{DD2}$  Delay to Output Waveform,  $V_{lx} = V_{DD1}$ ( $V_{DD2}$  Refers to  $V_{DDA}$  or  $V_{DDB}$ )



Figure 10.  $V_{DD1}$  Current ( $I_{DD1}$ ) vs. Frequency for  $V_{DD1} = 3.3$  V and  $V_{DD1} = 5$  V, 50% Duty Cycle







Figure 12.  $I_{DD1}$  vs. Duty Cycle for  $V_{DD1} = 2.5$  V and  $V_{DD1} = 5$  V,  $V_{DD2} = 15$  V ( $V_{DD2}$  Refers to  $V_{DDA}$  or  $V_{DDB}$ )



Figure 13.  $I_{DD2}$  vs. Duty Cycle for  $V_{DD2} = 5 V$ ,  $V_{DD2} = 10 V$ , and  $V_{DD2} = 15 V$ ,  $V_{DD1} = 5 V (V_{DD2} Refers to V_{DDA} or V_{DDB})$ 



Figure 14. Rise and Fall Time vs. Temperature with a 3.9 Ω Series Gate Resistor for a 2 nF Load and a 15 V Output Supply



Figure 15. Rise and Fall Time vs. Output Supply Voltage with a 3.9  $\Omega$  Series Gate Resistor for a 2 nF Load

### **Data Sheet**







Figure 17. Propagation Delay vs. Input Supply Voltage, Rising and Falling,  $V_{DD2} = 15 V (V_{DD2} \text{ Refers to } V_{DDA} \text{ or } V_{DDB})$ 



Figure 18. Propagation Delay vs. Output Supply Voltage, Rising and Falling, V<sub>DD1</sub> = 5 V



Figure 19. Channel to Channel Matching vs. Output Supply Voltage, Rising and Falling



Figure 20. Channel to Channel Matching vs. Temperature, Rising and Falling, V<sub>DD2</sub> = 15 V (V<sub>DD2</sub> Refers to V<sub>DDA</sub> or V<sub>DDB</sub>)



Figure 21. Peak Output Current vs. Output Supply Voltage with a  $2.2 \Omega$ Series Gain Resistor



Figure 22. Output Resistance ( $R_{DS(ON)}$ ) vs. Output Supply Voltage for NMOS and PMOS,  $V_{DD1} = 5 V$ 



Figure 23. R<sub>DS(ON)</sub> vs. Temperature for NMOS and PMOS

## THEORY OF OPERATION

Gate drivers are required where fast rise times of switching device gates are desired. The gate signal for most enhancement type power devices is referred to a source or emitter node. The gate driver must have the ability to follow this source or emitter node, necessitating isolation between the controlling signal and the output of the gate driver in topologies where the source or emitter nodes swing, such as a half bridge. Gate switching times are a function of the drive strength of the gate driver. Buffer stages before a CMOS output reduce the total delay time and increase the final drive strength of the driver.

The ADuM4221 achieves isolation between the control side and output side of the gate driver by means of a high frequency carrier that transmits data across the isolation barrier using *i*Coupler chip scale transformer coils separated by layers of polyimide isolation.

The encoding scheme used by the ADuM4221 is a positive logic on/off keying (OOK), a high signal transmitted by the presence of the carrier frequency across the *i*Coupler chip scale transformer coils. Positive logic encoding ensures that a low signal is seen on the output when the input side of the gate driver is unpowered. A low state is the most common safe state in enhancement mode power devices, driving in situations where shoot through conditions can exist. The architecture is designed for high common-mode transient immunity and high immunity to electrical noise and magnetic interference. Radiated emissions are minimized with a spread spectrum OOK carrier and other techniques such as differential coil layout. Figure 24 illustrates the encoding used by the ADuM4221.



Figure 24. Operational Block Diagram of OOK Encoding (V<sub>IN</sub> Is the Input Voltage, and V<sub>OUT</sub> Is the Output Voltage.)

### APPLICATIONS INFORMATION PCB LAYOUT

The ADuM4221 requires no external interface circuitry for the logic interfaces. Power supply bypassing is required at the input and output supply pins, as shown in Figure 25. Use a small ceramic capacitor with a value between 0.01  $\mu$ F and 0.1  $\mu$ F to provide a good high frequency bypass. On the output power supply pin,  $V_{DDA}$  or  $V_{DDB}$ , it is also recommended to add a 10  $\mu$ F capacitor to provide the charge required to drive the gate capacitance at the ADuM4221 outputs. On the output supply pin, avoid the use of vias with a bypass capacitor or use multiple vias to reduce the inductance in the bypassing. The total lead length between both ends of the smaller capacitor and the input or output power supply pin must be as short as possible.



Figure 25. Recommended PCB Layout

### **PROPAGATION DELAY-RELATED PARAMETERS**

Propagation delay parameter describes the time it takes a logic signal to propagate through a component. The propagation delay to a logic low output can differ from the propagation delay to a logic high output. The ADuM4221 specifies the rising edge propagation delay ( $t_{DLH}$ ) as the time between the rising input high logic threshold ( $V_{IH}$ ) to the output rising ( $t_R$ ) 10% threshold (see Figure 26). Likewise, the falling edge propagation delay ( $t_{DHL}$ ) is the time between the input falling logic low threshold ( $V_{IL}$ ) and the output falling ( $t_F$ ) 90% threshold. The rise and fall times are dependent on the loading conditions and are not included in the propagation delay, which is the industry standard for gate drivers.



Figure 26. Propagation Delay Parameters

Channel to channel matching is the maximum amount that the propagation delay differs between channels within a single component.

Propagation delay skew is the maximum amount that the propagation delay differs between multiple components operating under the same conditions.

### PEAK CURRENT RATING

The ADuM4221 has two output channels, and each channel connects to the gate of the power device through an external series gate resistor. The output driver MOSFETs of the gate driver IC can source or sink more than 6 A (per  $V_{OA}$  and  $V_{OB}$ ). In a practical application, to control the drive strength and to spread the power dissipation of driving the gate to outside of the gate driver IC, standard external series gate resistors are used. The output current of the gate driver is shown in Figure 21 of the Typical Performance Characteristics section.

# PROTECTION FEATURES

If the internal temperature of the ADuM4221 exceeds 155°C (typical), the device enters TSD. During the TSD time, the gate drive is disabled. When TSD occurs, the device does not leave TSD until the internal temperature drops below 125°C (typical), at which time, the device exits shutdown.

### UVLO

The ADuM4221 has UVLO protections for both the primary and secondary side of the device. If either the primary or secondary side voltages are below the falling edge UVLO, the device outputs a low signal. After the ADuM4221 is powered above the rising edge UVLO threshold, the device outputs the signal found at the input. To account for small voltage source ripple, hysteresis is built into the UVLO. The primary side UVLO thresholds are common among all models.

### **OUTPUT LOAD CHARACTERISTICS**

The output signals depend on the characteristics of the output load, which is typically an N channel MOSFET. The driver output response to an N channel MOSFET load with a gate voltage ( $V_{GATE}$ ) can be modeled with a switch output resistance ( $R_{SW}$ ), an inductance due to the PCB trace ( $L_{TRACE}$ ), a series gate resistor ( $R_{GATE}$ ), and a gate to source capacitance ( $C_{GS}$ ), as shown in Figure 27.



Figure 27. Resistor, Inductor, and Capacitor (RLC) Model of the Gate of an N Channel MOSFET

### **Data Sheet**

R<sub>SW</sub> is the switch resistance of the internal driver output, which is approximately 2  $\Omega$ . R<sub>GATE</sub> is the intrinsic gate resistance of the MOSFET and any external series resistance. A MOSFET that requires a 4 A gate driver has a typical intrinsic gate resistance of approximately 1  $\Omega$  and a C<sub>GS</sub> of between 2 nF and 10 nF. L<sub>TRACE</sub> is the inductance of the PCB trace, typically a value of 5 nH or less for a well designed layout with a short and wide connection from the ADuM4221 output to the gate of the MOSFET. The following equation defines the Q factor of the RLC circuit, which indicates how the output responds to a step change. For a well damped output, Q is less than 1.

$$Q = \frac{1}{(R_{SW} + R_{GATE})} \times \sqrt{\frac{L_{TRACE}}{C_{GS}}}$$

Output ringing is reduced by adding a series gate resistance to dampen the response. The waveforms in Figure 4 show a correctly damped example with a 2 nF load and a 3.9  $\Omega$  external series gate resistor. The waveforms in Figure 5 show an underdamped example with a 2 nF load and a 0  $\Omega$  external series gate resistor.

### ADJUSTABLE DEAD TIME CONTROL

The ADuM4221 includes overlap protection such that the gate driver outputs ( $V_{OA}$  and  $V_{OB}$ ) cannot simultaneously go high even if both inputs are high. Additionally, the ADuM4221 also has a dead time control pin (DT) that can adjust the delay between the output high-side and low-side transitions by using a single resistor

between the DT pin and ground (see Figure 30). The relation between  $R_{\rm DT}$  and the obtained dead time is shown in Figure 28.



Use the following equation, to calculate the required amount of dead time:

 $DT(ns) \approx 5 \times R_{DT}(k\Omega)$ 

The  $V_{Ox}$  pin reacts to the  $V_{Ix}$  pin depending on the dead time value set by the  $R_{DT}$  resistor. The DT pin controls the edge transitions between  $V_{OA}$  and  $V_{OB}$ . Dead time only affects the rising edge transition of the gate drive signal, and dead time operation is shown in Figure 29.



Figure 29. Dead Time Operation for Different Input Transitions

### **BOOT STRAPPED, HALF BRIDGE OPERATION**

The ADuM4221 is well suited for operating two output gate signals referenced to separate grounds, as in the case for a half bridge configuration. Because isolated auxiliary supplies are often expensive, it is beneficial to reduce the amount of supplies.

One method to reduce power supplies is to use a boot strapped configuration for the high-side supply of the ADuM4221. In this topology, the decoupling capacitor ( $C_A$ ) acts as the energy storage for the high-side supply and is filled whenever

the low-side switch is closed, bringing GND<sub>A</sub> to GND<sub>B</sub> (see Figure 30). During the C<sub>A</sub> charging time, control the dv/dt of the V<sub>DDA</sub> voltage to reduce the possibility of glitches on the output. To control the dv/dt of the V<sub>DDA</sub> voltage, introduce a series resistance (R<sub>BOOT</sub>) into the C<sub>A</sub> charging path.

Note that in Figure 30,  $D_{BOOT}$  is the bootstrapped diode,  $C_{DD1}$  is the decoupling capacitor on the input side, and  $C_B$  is the decoupling capacitor for the driver low-side supply.



Figure 30. Circuit of Bootstrapped Half Bridge Operation

### **POWER DISSIPATION**

When driving a MOSFET or IGBT gate, the driver must dissipate power. This power is not insignificant and can lead to TSD if considerations are not made. The gate of an IGBT can be approximately simulated as a capacitive load. Due to Miller capacitance and other nonlinearities, it is common practice to take the stated input capacitance of a given MOSFET or IGBT, C<sub>ISS</sub>, and multiply this capacitance by a factor of 3 to 5 to arrive at a conservative estimate of the approximate load being driven. With this value, the estimated total power dissipation in the system due to the switching action is given by

$$P_{DISS} = C_{EST} \times (V_{DD2} - GND_2)^2 \times f_{SW}$$

where:

 $C_{EST} = C_{ISS} \times 5.$ 

fsw is the switching frequency of the IGBT.

Alternately, use the gate charge as follows:

 $P_{DISS} = Q_G \times (V_{DD2} - GND_2) \times f_{SW}$ 

where  $Q_G$  is the total gate charge of the device being driven. This power dissipation is shared between the internal on resistances of the internal gate driver switches and the external gate resistances,  $R_{GON}$  and  $R_{GOFF}$ . The ratio of the internal gate resistances to the total series resistance allows the calculation of losses seen within the ADuM4221 device.

 $P_{DISS\_ADuM4221} = P_{DISS} \times 0.5(R_{DSON\_P}/(R_{GON} + R_{DSON\_P}) + 0.5(R_{DSON\_N}/(R_{GOFF} + R_{DSON\_N}))$ 

Take the power dissipation found inside the chip and multiply it by  $\theta_{IA}$  to see the rise above ambient temperature that the ADuM4221 experiences, then multiplied this value by two because there are two channels.

$$T_{ADuM4221} = \theta_{JA} \times 2 \times P_{DISS\_ADuM4221} + T_A$$

For the device to remain within specification,  $T_{ADuM4221}$  must not exceed 125°C. If  $T_{ADuM4221}$  exceeds the TSD rising edge, the device enters TSD, and the output remains low until the TSD falling edge is crossed.

### DC CORRECTNESS AND MAGNETIC FIELD IMMUNITY

The ADuM4221 is resistant to external magnetic fields. The limitation on the ADuM4221 magnetic field immunity is set by the condition in which the induced voltage in the transformer receiving coil is sufficiently large to either falsely set or reset the decoder. The following analysis defines the conditions under which falsely sets or resets of the decoder can occur (see Figure 31 and Figure 32).





Figure 32. Maximum Allowable Current for Various Current to ADuM4221 Spacings

### **Data Sheet**

### **INSULATION LIFETIME**

All insulation structures eventually break down when subjected to voltage stress over a sufficiently long period. The rate of insulation degradation is dependent on the characteristics of the voltage waveform applied across the insulation. In addition to the testing performed by regulatory agencies, Analog Devices carries out an extensive set of evaluations to determine the lifetime of the insulation structure within the ADuM4221.

Analog Devices performs accelerated life testing using voltage levels higher than the rated continuous working voltage. Acceleration factors for several operating conditions are determined. These factors allow calculation of the time to failure at the actual working voltage.

The values detailed in Table 9 summarize the peak voltage for 20 years of service life for a bipolar ac operating condition, and the maximum CSA and VDE approved working voltages. In many cases, the approved working voltage is higher than the 20 year service life voltage. Operation at these high working voltages can lead to shortened insulation life in some cases.

The insulation lifetime of the ADuM4221 depends on the voltage waveform type imposed across the isolation barrier. The *i*Coupler insulation structure degrades at different rates depending on whether the waveform is bipolar ac, unipolar ac, or dc. Figure 33, Figure 34, and Figure 35 illustrate these different isolation voltage waveforms.

A bipolar ac voltage environment is the worst condition for *i*Coupler products and is the 20 year operating lifetime that

Analog Devices recommends for the maximum working voltage. In the case of unipolar ac or dc voltage, the stress on the insulation is significantly lower. Unipolar ac or dc voltage operation allows operation at higher working voltages while still achieving a 20 year service life. Any cross insulation voltage waveform that does not conform to Figure 34 or Figure 35 must be treated as a bipolar ac waveform, and its peak voltage must be limited to the 20 year lifetime voltage value listed in Table 9.

The voltage presented in Figure 34 is shown as sinusoidal for illustration purposes only. This voltage is meant to represent any voltage waveform varying between 0 V and some limiting value. The limiting value can be positive or negative, but the voltage cannot cross 0 V.



## **OUTLINE DIMENSIONS**



Dimensions shown in millimeters

### **ORDERING GUIDE**

| Model <sup>1</sup> | Inputs              | Minimum<br>Output Voltage (V) | Adjustable<br>Dead Time | Temperature<br>Range | Package<br>Description                | Package<br>Option | Ordering<br>Quantity |
|--------------------|---------------------|-------------------------------|-------------------------|----------------------|---------------------------------------|-------------------|----------------------|
| ADuM4221ARIZ       | VIA, VIB            | 4.5                           | Yes                     | -40°C to +125°C      | 16-Lead SOIC_IC                       | RI-16-2           | 1                    |
| ADuM4221ARIZ-RL    | VIA, VIB            | 4.5                           | Yes                     | -40°C to +125°C      | 16-Lead SOIC_IC,<br>13" Tape and Reel | RI-16-2           | 1,000                |
| ADuM4221BRIZ       | VIA, VIB            | 7.5                           | Yes                     | -40°C to +125°C      | 16-Lead SOIC_IC                       | RI-16-2           | 1                    |
| ADuM4221BRIZ-RL    | VIA, VIB            | 7.5                           | Yes                     | -40°C to +125°C      | 16-Lead SOIC_IC,<br>13″ Tape and Reel | RI-16-2           | 1,000                |
| ADuM4221CRIZ       | VIA, VIB            | 11.6                          | Yes                     | -40°C to +125°C      | 16-Lead SOIC_IC                       | RI-16-2           | 1                    |
| ADuM4221CRIZ-RL    | $V_{IA}$ , $V_{IB}$ | 11.6                          | Yes                     | -40°C to +125°C      | 16-Lead SOIC_IC,<br>13″ Tape and Reel | RI-16-2           | 1,000                |
| EVAL-ADuM4221EBZ   |                     |                               |                         |                      | <b>Evaluation Board</b>               |                   |                      |

<sup>1</sup> Z = RoHS Compliant Part.

©2020 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D17219-7/20(0)



www.analog.com

Rev. 0 | Page 19 of 19